DocumentCode
2036611
Title
Mixed-mode BIST using embedded processors
Author
Hellebrand, Sybille ; Wunderlich, Hans-Joachim ; Hertwig, Andre
Author_Institution
Inst. of Comput. Structures, Siegen Univ., Germany
fYear
1996
fDate
20-25 Oct 1996
Firstpage
195
Lastpage
204
Abstract
In complex systems, embedded processors may be used to run software routines for test pattern generation and response evaluation. For system components which are not completely random pattern testable, the test programs have to generate deterministic patterns after random testing. Usually the random test part of the program requires long run times whereas the part for deterministic testing has high memory requirements. In this paper it is shown that an appropriate selection of the random pattern test method can significantly reduce the memory requirements of the deterministic part. A new, highly efficient scheme for software-based random pattern testing is proposed, and it is shown how to extend the scheme for deterministic test pattern generation. The entire test scheme may also be used for implementing a scan based BIST in hardware
Keywords
automatic test software; boundary scan testing; built-in self test; design for testability; integrated circuit testing; logic testing; deterministic patterns; embedded processors; memory requirements; mixed-mode BIST; mixed-mode test programs; random pattern test method; random testing; response evaluation; scan based BIST; software-based random pattern testing; test pattern generation; Application specific integrated circuits; Built-in self-test; Costs; Embedded computing; Embedded software; Hardware; Polynomials; Software testing; System testing; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Conference, 1996. Proceedings., International
Conference_Location
Washington, DC
ISSN
1089-3539
Print_ISBN
0-7803-3541-4
Type
conf
DOI
10.1109/TEST.1996.556962
Filename
556962
Link To Document