• DocumentCode
    2036772
  • Title

    Formal verification of the Pentium(R) 4 multiplier

  • Author

    Kaivola, Roope ; Narasimhan, Naren

  • Author_Institution
    Intel Corp., Hillsboro, OR, USA
  • fYear
    2001
  • fDate
    2001
  • Firstpage
    115
  • Lastpage
    120
  • Abstract
    We present the formal verification of the floating-point multiplier in the Intel IA-32 Pentium(R)4 microprocessor. The verification is based on a combination of theorem-proving and model-checking tasks performed in the Forte hardware verification environment. The tasks are tightly integrated to accomplish complete verification of the multiplier hardware coupled with the rounder logic. The approach does not rely on specialized representations like binary moment diagrams or its variants
  • Keywords
    formal verification; microprocessor chips; Forte hardware verification environment; Intel IA-32 Pentium 4 microprocessor; Pentium 4 multiplier; binary moment diagrams; floating-point multiplier; formal verification; model checking tasks; rounder logic; theorem-proving; Boolean functions; Circuit synthesis; Data structures; Formal verification; Hardware; Logic; Microprocessors;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    High-Level Design Validation and Test Workshop, 2001. Proceedings. Sixth IEEE International
  • Conference_Location
    Monterey, CA
  • Print_ISBN
    0-7695-1411-1
  • Type

    conf

  • DOI
    10.1109/HLDVT.2001.972817
  • Filename
    972817