DocumentCode :
2036894
Title :
Test quality of asynchronous circuits: a defect-oriented evaluation
Author :
Roncken, Marly ; Bruls, Eric
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
1996
fDate :
20-25 Oct 1996
Firstpage :
205
Lastpage :
214
Abstract :
This paper investigates the test quality of asynchronous circuits using fault models that are grounded in realistic defect probabilities. As for synchronous designs, IDDQ testing plays a prominent role in detecting CMOS manufacturing defects for asynchronous designs, too. However, for asynchronous circuits, IDDQ testing is usually less effective because fewer states are quiescent, and our analysis shows that the test quality can only be improved by creating more quiescent states. We present a new Design-for-Test (DfT) method that provides good test quality in that all defects are detected that are likely to occur given the IC layout and process technology and that pose quality or reliability problems. Our DfT method is evaluated on three in-house manufactured designs
Keywords :
CMOS logic circuits; asynchronous circuits; design for testability; fault diagnosis; integrated circuit reliability; logic testing; production testing; CMOS manufacturing defects; IDDQ testing; asynchronous circuits; defect probabilities; defect-oriented evaluation; design-for-test method; fault models; in-house manufactured designs; quiescent states; reliability problems; test quality; Asynchronous circuits; Circuit faults; Circuit testing; Costs; Integrated circuit testing; Laboratories; Logic testing; Manufacturing; Semiconductor device modeling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1996. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-3541-4
Type :
conf
DOI :
10.1109/TEST.1996.556963
Filename :
556963
Link To Document :
بازگشت