DocumentCode :
2044518
Title :
Architecture of a Pipelined Datapath Coarse-Grain Reconfigurable Coprocessor Array
Author :
Hanoun, Abdulrahman ; Manteuffel, Henning ; Mayer-Lindenberg, F. ; Galjan, Wjatscheslaw
Author_Institution :
Inst. of Comput. Technol., Tech. Univ. Hamburg, Hamburg, Germany
fYear :
2007
fDate :
24-27 Nov. 2007
Firstpage :
832
Lastpage :
835
Abstract :
In this paper, we present the architecture of a coarse-grain reconfigurable cell designed for pipelined arithmetic computing applications. We apply the concept of separation between control-path and computation-path logic in the so-called reconfigurable coprocessor array architecture. Variations of the cells are implemented on CMOS 0.35 and 0.13 technologies and subjected to a group of benchmarks. The resulting delay area products showed that dual-ALU cells have about 50% smaller area-delay product than the single-ALU cell has.
Keywords :
CMOS digital integrated circuits; coprocessors; pipeline arithmetic; reconfigurable architectures; CMOS; distributed arithmetic; dual-ALU cells; pipelined arithmetic computing; pipelined datapath coarse-grain reconfigurable coprocessor array; size 0.13 micron; size 0.35 micron; Application specific integrated circuits; Arithmetic; CMOS technology; Computer architecture; Coprocessors; Field programmable gate arrays; Logic arrays; Microprocessors; Pipelines; Reconfigurable logic; Coarse-grain; Coprocessor; Distributed Arithmetic; Pipeline; Reconfigurable;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Communications, 2007. ICSPC 2007. IEEE International Conference on
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-1235-8
Electronic_ISBN :
978-1-4244-1236-5
Type :
conf
DOI :
10.1109/ICSPC.2007.4728448
Filename :
4728448
Link To Document :
بازگشت