Title :
A high level SoC power estimation based on IP modeling
Author :
Elléouet, David ; Julien, Nathalie ; Houzet, Dominique
Author_Institution :
Lab. I.E.T.R., Inst. Nat. des Sci. Appliquees, Rennes
Abstract :
Current electronic system design requires to be concerned with power consumption consideration. However, in a lot of design tools, the application power consumption budget is estimated after RTL synthesis. We propose in this article a methodology based on measurements which allows to model the application power consumption with architectural and algorithmic parameters. So, the modeled applications can be added in a library in order to help the system designer to determine early in the design flow the best adequacy between high performances and low power consumption
Keywords :
high level synthesis; power consumption; system-on-chip; IP modeling; RTL synthesis; SoC power estimation; algorithmic parameter; application power consumption; architectural parameter; design flow; electronic system design; Clocks; Electronics cooling; Energy consumption; Equations; Field programmable gate arrays; Frequency; Libraries; Mathematical model; Power measurement; Power system modeling;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Conference_Location :
Rhodes Island
Print_ISBN :
1-4244-0054-6
DOI :
10.1109/IPDPS.2006.1639468