Title :
How to transform an architectural synthesis tool for low power VLSI designs
Author :
Gailhard, S. ; Julien, N. ; Diguet, J. Ph ; Martin, E.
Author_Institution :
LESTER-UBS Lab., France
Abstract :
High level synthesis (HLS) for low power VLSI design is a complex optimization problem due to the area/time/power interdependence. As few low power design tools are available, a new approach providing a modular low power synthesis method is proposed. Although based for the moment on a generic architectural synthesis tool Gaut, the use of different “commercial” tools is possible. The Gaut-w HLS tool is constituted of low power modules: high level power dissipation estimation, assignment, module selection (operators and supply voltage), optimization criteria and operators library. As illustration, power saving factors on DWT algorithms are presented
Keywords :
VLSI; circuit optimisation; high level synthesis; integrated circuit design; wavelet transforms; DWT algorithms; Gaut; architectural synthesis tool; area/time/power interdependence; assignment; complex optimization problem; generic architectural synthesis tool; high level synthesis; low power VLSI designs; module selection; operators library; optimization criteria; power dissipation estimation; power saving factors; Capacitance; Circuits; Design optimization; Discrete wavelet transforms; Frequency; High level synthesis; Libraries; Multichip modules; Power dissipation; Signal processing algorithms; Very large scale integration; Voltage;
Conference_Titel :
VLSI, 1998. Proceedings of the 8th Great Lakes Symposium on
Conference_Location :
Lafayette, LA
Print_ISBN :
0-8186-8409-7
DOI :
10.1109/GLSV.1998.665338