DocumentCode :
2050753
Title :
Device and architecture co-optimization for FPGA power reduction
Author :
Cheng, Lerong ; Wong, Phoebe ; Li, Fei ; Lin, Yan ; He, Lei
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
915
Lastpage :
920
Abstract :
Device optimization considering supply voltage Vdd and threshold voltage Vt tuning does not increase chip area but has a great impact on power and performance in the nanometer technology. This paper studies the simultaneous evaluation of device and architecture optimization for FPGA. We first develop an efficient yet accurate timing and power evaluation method, called trace-based model. By collecting trace information from cycle-accurate simulation of placed and routed FPGA benchmark circuits and re-using the trace for different Vdd and Vt, we enable the device and architecture co-optimization for hundreds of combinations. Compared to the baseline FPGA which has the architecture same as the commercial FPGA used by Xilinx, and has Vdd suggested by ITRS but Vt optimized by our device optimization, architecture and device co-optimization can reduce energy-delay product by 20.5% without any chip area increase compared to the conventional FPGA architecture. Furthermore, considering power-gating of unused logic blocks and interconnect switches, our co-optimization method reduces energy-delay product by 54.7% and chip area by 8.3%. To the best of our knowledge, this is the first in-depth study on architecture and device co-optimization for FPGAs.
Keywords :
circuit optimisation; field programmable gate arrays; logic design; low-power electronics; nanotechnology; FPGA power reduction; architecture optimization; benchmark circuits; device optimization; nanotechnology; power evaluation; reduced energy-delay product; supply voltage tuning; threshold voltage tuning; timing evaluation; trace-based model; Circuit simulation; Field programmable gate arrays; Helium; Integrated circuit interconnections; Logic circuits; Nanoscale devices; Permission; Table lookup; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193946
Filename :
1510466
Link To Document :
بازگشت