DocumentCode :
2060199
Title :
Effect of high-κ, gate dielectrics on channel engineered deep sub-micrometer n-MOSFET device
Author :
Srivastava, A. ; Sarkar, Partha ; Sarkar, Chandan Kumar
Author_Institution :
Electr. & Electron. Eng. Dept., BITS Pilani, Pilani
fYear :
2008
fDate :
11-14 May 2008
Firstpage :
507
Lastpage :
510
Abstract :
The potential impact of high permittivity gate dielectrics on CON, and tilt angle halo implants of sub 100 nm Lateral Asymmetric Channel (LAC) n-MOSFET´s device is studied using Synopsys ISE-TCAD. In this paper, we systematically investigate the effects of the conventional, low (10deg) and high (50deg) tilt angle halo implants with different high-k gate dielectrics values for sub 100 nm lateral asymmetric channel (LAC) MOSFETs with EOT 2.5 nm. The effect in variation of gate dielectric material, on the short channel performance contributing to DIBL, Ioff, Ion, Sub-threshold Swing, and ION/IOFF ratio which are primarily considered as logic performance parameters of the device are studied. The same device has also been looked in for analog performance like trans-conductance (gm) and overall gain (gmR0).
Keywords :
MOSFET; high-k dielectric thin films; technology CAD (electronics); Synopsys ISE-TCAD; gain; high-kappa gate dielectrics; lateral asymmetric channel n-MOSFET; permittivity; sub-threshold swing; trans-conductance; Circuit simulation; Dielectric devices; Fabrication; Implants; Leakage current; Los Angeles Council; MOSFET circuits; Threshold voltage; Tunneling; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2008. MIEL 2008. 26th International Conference on
Conference_Location :
Nis
Print_ISBN :
978-1-4244-1881-7
Electronic_ISBN :
978-1-4244-1882-4
Type :
conf
DOI :
10.1109/ICMEL.2008.4559333
Filename :
4559333
Link To Document :
بازگشت