DocumentCode :
2061148
Title :
Session 3 overview: Ultra-high-speed wireline transceivers and energy-efficient links: Wireline subcommittee
Author :
Chang, Ken ; Kaeriyama, Shunichi
Author_Institution :
Xilinx, San Jose, CA
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
50
Lastpage :
51
Abstract :
Smart phones and their social apps drive tremendous growth of Internet and big data infrastructure. In turn, this spurs the insatiable need for data communication bandwidth between chips. In this context, wireline transceivers that push the limits imposed by process technology — in terms of data-rate, energy efficiency, and ability to support bursty traffic — are extremely critical. This session opens with the presentation of 3 complete 28+Gb/s transceivers addressing the challenges of high channel loss (up to 40dB) and multi-standard support. Two papers then address PAM4 signal generation/transmission for future advanced standards at higher data rates. The session concludes with a paper describing a dynamically enabled digital equalizer employed within an ADC-based link, a paper pushing the limits of rapid on/off operation in burst-mode links, and a final paper exploring calibration techniques enabling aggressive transceiver voltage scaling.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7062920
Filename :
7062920
Link To Document :
بازگشت