DocumentCode :
2062260
Title :
An efficient algorithm for the multiplierless realization of 2-D linear transforms
Author :
Yurdakul, Arda
Author_Institution :
Dept. of Comput. Eng., Bogazici Univ., Istanbul, Turkey
fYear :
2002
fDate :
13-16 Oct. 2002
Firstpage :
228
Lastpage :
231
Abstract :
In this work, an algorithm is developed for the automatic generation of multiplierless architectures for two dimensional linear transforms. Though there are a number of algorithms developed for this purpose, the algorithm presented in this paper outperforms the previous ones: When regular CSD (canonic-signed-digit) representation is used for the quantization of scalars in the two dimensional coefficient matrix, architectures employing 20%-60% fewer adders than the original architectures. This is improved by an additional 15-25% if the recently-introduced CSD-4 representation is used for the quantization of scalars.
Keywords :
adders; multidimensional signal processing; quantisation (signal); signal representation; transforms; 2D linear transforms; DSP system; adders; coefficient matrix; digital signal processing; multiplierless architectures; regular canonic-signed-digit representation; scalar quantization; Computer architecture; Concurrent computing; Design automation; Digital signal processing; Finite impulse response filter; Hardware; NP-complete problem; Quantization; Vectors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing Workshop, 2002 and the 2nd Signal Processing Education Workshop. Proceedings of 2002 IEEE 10th
Print_ISBN :
0-7803-8116-5
Type :
conf
DOI :
10.1109/DSPWS.2002.1231108
Filename :
1231108
Link To Document :
بازگشت