DocumentCode :
2063154
Title :
Router Design for Application Specific Networks-on-Chip on Reconfigurable Systems
Author :
Véstias, Mário P. ; Neto, Horácio C.
Author_Institution :
Inst. Superior de Eng. de Lisboa, Lisbon
fYear :
2007
fDate :
27-29 Aug. 2007
Firstpage :
389
Lastpage :
394
Abstract :
A fundamental objective in the design of a network-on-chip is to minimize its area and power consumption while keeping the performance requirements at acceptable levels. The trade-offs involved in the process depend on the target technology, ASIC or FPGA. This paper presents a novel design approach to customize the routers in a network-on-chip for reconfigurable systems. More specifically, given a topology and the traffic requirements, the design process automatically finds the architecture of each router, adjusting the size of the buffers and the configuration of the switch matrix, such that the overall area and performance are maximized. The results indicate that the proposed algorithm can provide significantly better solutions compared to the uniform router design, which is typically used.
Keywords :
network synthesis; network-on-chip; telecommunication network routing; telecommunication network topology; telecommunication switching; telecommunication traffic; ASIC; FPGA; application specific networks-on-chip; power consumption; reconfigurable systems; router design; switch matrix; traffic requirements; Bandwidth; Delay; Energy consumption; Field programmable gate arrays; Network topology; Network-on-a-chip; Process design; Switches; Telecommunication traffic; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2007. FPL 2007. International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4244-1060-6
Electronic_ISBN :
978-1-4244-1060-6
Type :
conf
DOI :
10.1109/FPL.2007.4380677
Filename :
4380677
Link To Document :
بازگشت