DocumentCode
2063380
Title
13.4 A 6.3mW BLE transceiver embedded RX image-rejection filter and TX harmonic-suppression filter reusing on-chip matching network
Author
Sano, Tomohiro ; Mizokami, Masakazu ; Matsui, Hiroaki ; Ueda, Keisuke ; Shibata, Kenichi ; Toyota, Kenji ; Saitou, Tatsuhito ; Sato, Hisayasu ; Yahagi, Koichi ; Hayashi, Yoshihiro
Author_Institution
Renesas Electron., Itami, Japan
fYear
2015
fDate
22-26 Feb. 2015
Firstpage
1
Lastpage
3
Abstract
In previous research, solutions to the requirements for BLE have been widely discussed such as using the sliding IF (SIF) architecture in the RX [1,2] and a Class-D amplifier [2] with HD2 calibration [4] in the TX to achieve lower current consumption. The SIF architecture, however, involves RF image blocking violation without exception rule or the use of additional off-chip filters. In the TX, meanwhile, the calibration incurs a weakness in terms of the offset issue. Moreover, there is no approach to achieve "zero" external components for the RF port. In this paper, a BLE transceiver, with a reconfigurable filter, embedded into an on-chip matching network without any external components, is presented.
Keywords
Bluetooth; harmonics suppression; radio transceivers; BLE transceiver embedded RX image-rejection filter; HD2 calibration; RF image blocking violation; SIF architecture; TX harmonic-suppression filter; class-D amplifier; current consumption; on-chip matching network; power 6.3 mW; reconfigurable filter; sliding IF architecture; Calibration; Matched filters; Phase locked loops; Power harmonic filters; Radio frequency; System-on-chip; Transceivers;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location
San Francisco, CA
Print_ISBN
978-1-4799-6223-5
Type
conf
DOI
10.1109/ISSCC.2015.7063015
Filename
7063015
Link To Document