DocumentCode :
2063537
Title :
14.1 A 0.048mm2 3mW synthesizable fractional-N PLL with a soft injection-locking technique
Author :
Wei Deng ; Dongsheng Yang ; Narayanan, Aravind Tharayil ; Nakata, Kengo ; Siriburanon, Teerachot ; Okada, Kenichi ; Matsuzawa, Akira
Author_Institution :
Tokyo Inst. of Technol., Tokyo, Japan
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
Phase-locked loops (PLLs) are a crucial building block in modern Systems-on-Chip (SoCs), which contain microprocessors, I/O interfaces, memories, power management, and communication systems. Fully synthesizable PLLs [1-2], designed using a pure digital design flow, have been proposed to reduce the design cost and allow easier integration. To achieve high-frequency resolution, PLLs are required to operate in fractional-N mode, in addition to integer-N mode. There are several architectures available [5-6] for realizing fractional-N operation. However, the existing topologies are not well suited for synthesis, as they require a time-to-digital converter (TDC) [3] and a digital-to-time converter (DTC) [4-5]. TDCs and DTCs are vulnerable to layout uncertainty, arising from automatic place and route (P&R), introducing linearity degradation and leading to poor in-band and out-of-band phase noise in PLLs. Injection locking is a promising technique for synthesizable PLLs. Unfortunately, it suffers from large spur caused by a periodic hard refresh, and limited fractional resolution, which is bounded to the inverse of the number of ring oscillator delay stages [6]. This paper describes a fully synthesizable fractional-N PLL with a soft injection-locking technique for smoothing switching and fine fractional resolution, and a cascading topology for suppressing the free-running oscillator phase noise over a wide loop bandwidth.
Keywords :
injection locked oscillators; phase locked loops; phase noise; time-digital conversion; DTC; TDC; cascading topology; digital-to-time converter; fine fractional resolution; fractional-N PLL; free-running oscillator; high-frequency resolution; in-band phase noise; integer-N mode; out-of-band phase noise; phase-locked loops; power 3 mW; ring oscillator delay stage; size 0.048 mm; smoothing switching; soft injection-locking technique; time-to-digital converter; Clocks; Generators; Injection-locked oscillators; Jitter; Phase locked loops; Phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7063021
Filename :
7063021
Link To Document :
بازگشت