DocumentCode :
2066445
Title :
Parallel Algorithms for FIR Computation Mapped to ESCA Architecture
Author :
Chen, Pan ; Dai, Kui ; Wu, Dan ; Rao, Jinli ; Zou, Xuecheng
Author_Institution :
Dept. of Electron. Sci. & Technol., Huazhong Univ. of Sci. & Technol., Wuhan, China
Volume :
1
fYear :
2010
fDate :
14-15 Aug. 2010
Firstpage :
123
Lastpage :
126
Abstract :
IN this paper we present a parallel algorithm for FIR (Finite Impulse Response) filter computation based on Engineering and Scientific Computation Accelerator (ESCA) System. ESCA is a heterogeneous multi-core architecture aiming to accelerate the compute-intensive parallel computing in high performance applications. By taking advantage of SIMD processing elements (PEs) and hierarchical on-chip networks with high-bandwidth and low-latency inside ESCA, we can get a good performance at parallel computation, and find a way to implement the FIR kernel. By translating the FIR computation into Matrix-Vector multiplication, we proposed an improved implementation of FIR algorithm, which achieved higher performance.
Keywords :
FIR filters; matrix multiplication; network-on-chip; parallel processing; ESC architecture; FIR filter computation; SIMD processing element; compute intensive parallel computing; engineering and scientific computation accelerator system; finite impulse response; heterogeneous multicore architecture; matrix vector multiplication; on-chip network; parallel algorithm; Acceleration; Algorithm design and analysis; Arrays; Finite impulse response filter; Registers; ESCA; FIR; Parallel Algorithm; SIMD;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Engineering (ICIE), 2010 WASE International Conference on
Conference_Location :
Beidaihe, Hebei
Print_ISBN :
978-1-4244-7506-3
Electronic_ISBN :
978-1-4244-7507-0
Type :
conf
DOI :
10.1109/ICIE.2010.37
Filename :
5571704
Link To Document :
بازگشت