DocumentCode :
2068745
Title :
Input-Output Selection Based Router for Networks-on-Chip
Author :
Daneshtalab, Masoud ; Ebrahimi, Masoumeh ; Liljeberg, Pasi ; Plosila, Juha ; Tenhunen, Hannu
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turku, Finland
fYear :
2010
fDate :
5-7 July 2010
Firstpage :
92
Lastpage :
97
Abstract :
In this paper, we propose a novel on-chip router architecture for avoiding congested areas in regular two-dimensional on-chip networks. This architecture takes advantage of an efficient adaptive routing model based on the Hamiltonian path for both the multicast and unicast traffic. The output selection of the proposed architecture is based on the congestion condition of neighboring routers and the input selection is based on the Weighted Round Robin mechanism which allows packets to be serviced from each input port according to its congestion level. The simulation results show that in multicast, unicast, and mixed traffic profiles the proposed model has lower average delays and lower average and peak power compared to previously proposed models.
Keywords :
network routing; network-on-chip; Hamiltonian path; adaptive routing; congestion level; input-output selection; multicast traffic; networks-on-chip; on-chip router architecture; unicast traffic; weighted round robin mechanism; Adaptation model; DH-HEMTs; Registers; Round robin; Routing; System-on-a-chip; Unicast;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
Type :
conf
DOI :
10.1109/ISVLSI.2010.76
Filename :
5571803
Link To Document :
بازگشت