DocumentCode :
2088062
Title :
Investigation of a new three bits cell concept
Author :
Raguet, J.R. ; Calenzo, P. ; Deleruyelle, D. ; Laffont, R. ; Guiraud, A. ; Bouchakour, R. ; Bidal, V. ; Boivin, P. ; Niel, S. ; Fornara, P. ; Mirabel, J.M.
Author_Institution :
Univ. Aix-Marseille I, Marseille, France
fYear :
2008
fDate :
11-14 Nov. 2008
Firstpage :
1
Lastpage :
5
Abstract :
New innovative electronics applications require larger memory capacity with decreasing memory array size. In this way, architectures implementing multi-bits or multi-level operations draw much attention because they proved to be one of the ways to reach this goal. In this paper, a Three Bits Cell concept, allowing 3 bits functionality, is investigated. This solution is obtained with multi-bits and multi-level memory combination. Such memory cell requires a perfect control of injection mechanisms. This paper presents cell design and injection mechanisms optimization. This cell is based on two floating gates architecture coupling with a middle channel implant. The erasing operation is done by Fowler-Nordheim with sharp effect (FNSE) in the floating gates. This injection needs a precise process creating a sharp edge on the floating gate. CAFM measurements showed that this sharp effect increases the tunneling electric field by a factor of 400 locally. Furthermore, a study is achieved with different doping characteristics to improve electron Band To Band Tunneling effect (eBTBT) used during writing operation. This study leads to an increase of the injection current, which is 10 times greater than a classical structure. The electrical characterizations of these mechanisms are performed to highlight the huge possibilities of this cell.
Keywords :
memory architecture; 3 bits functionality; floating gates architecture; injection mechanism optimization; innovative electronics applications; memory array size; memory capacity; memory cell; middle channel implant; multilevel memory combination; three bits cell concept; Design optimization; Doping; Electric variables measurement; Electrons; Implants; Nonvolatile memory; Telecommunication control; Thickness control; Tunneling; Writing; Fowler-Nordheim with sharp effect; eBTBT; multi-bits charge storage; multi-level storage; non-volatile memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Non-Volatile Memory Technology Symposium, 2008. NVMTS 2008. 9th Annual
Conference_Location :
Pacific Grove, CA
Print_ISBN :
978-1-4244-3659-0
Electronic_ISBN :
978-1-4244-2411-5
Type :
conf
DOI :
10.1109/NVMT.2008.4731202
Filename :
4731202
Link To Document :
بازگشت