DocumentCode :
2089331
Title :
MDD-based synthesis of multi-valued logic networks
Author :
Drechsler, Rolf ; Thornton, Mitch ; Wessels, David
Author_Institution :
Albert-Ludwigs-Univ., Freiburg, Germany
fYear :
2000
fDate :
2000
Firstpage :
41
Lastpage :
46
Abstract :
A method for the synthesis of large Multi-Valued Logic Networks (MVLNs) using Multi-Valued Decision Diagrams (MDDs) is presented. The size of the resulting circuit is linear in the size of the original MDD. In contrast to previously presented approaches to circuit design using MDDs, here the nodes are not substituted by multiplexers. Instead, a small circuit is created representing the functionality of each edge in the graph. The resulting circuits have nice properties with respect to area/delay estimation and power dissipation. Experimental results are given to illustrate the efficiency of the approach
Keywords :
decision diagrams; logic design; multivalued logic circuits; Decision Diagrams; Multi-Valued Decision Diagrams; circuit design; multi-valued logic networks; Binary decision diagrams; Circuit synthesis; Delay estimation; Electronic design automation and methodology; Multivalued logic; Network synthesis; Power dissipation; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2000. (ISMVL 2000) Proceedings. 30th IEEE International Symposium on
Conference_Location :
Portland, OR
ISSN :
0195-623X
Print_ISBN :
0-7695-0692-5
Type :
conf
DOI :
10.1109/ISMVL.2000.848598
Filename :
848598
Link To Document :
بازگشت