DocumentCode :
2094569
Title :
Layout based frequency dependent inductance and resistance extraction for on-chip interconnect timing analysis
Author :
Krauter, Byron ; Mehrotra, Sharad
Author_Institution :
IBM Corp., Austin, TX, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
303
Lastpage :
308
Abstract :
It is well understood that frequency independent lumped-element circuits can be used to accurately model proximity and skin effects in transmission lines. Furthermore, it is also understood that these circuits can be synthesized knowing only the high and the low frequency resistances and inductances. Existing VLSI extraction tools however, are not efficient enough to solve for the frequency dependent resistances and inductances on large VLSI layouts, nor do they synthesize circuits suitable for timing analysis. We propose a rules-based method that efficiently and accurately captures the high and low frequency characteristics directly from layout shapes, and subsequently synthesizes a simple frequency independent ladder circuit suitable for timing analysis. We compare our results to other simulation results.
Keywords :
VLSI; circuit CAD; integrated circuit interconnections; VLSI extraction tools; frequency dependent; inductance extraction; interconnect timing analysis; resistance extraction; timing analysis; Circuit synthesis; Distributed parameter circuits; Frequency dependence; Frequency synthesizers; Inductance; Integrated circuit interconnections; Shape; Skin effect; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724487
Link To Document :
بازگشت