Title :
Modeling the network processor and package for power delivery analysis
Author :
Cui, Wei ; Parmar, Prashant ; Morgan, John M. ; Sheth, Upendra
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
The method of power delivery analysis on a network processor and package design is presented. A current profile was developed from the processor design and validated by the measurements. Distributed current sources were used to model the transient current drawn by the silicon. To model the package correctly, distributed circuit elements were used. The sensitivity of the voltage droop to the current stimulus was studied in order to design the appropriate current ramping steps. Two current profiles were studied with measurements to improve the processor design for power integrity.
Keywords :
electronics packaging; microprocessor chips; printed circuit design; printed circuit testing; current profiles; distributed circuit elements; distributed current sources; network processor design; package design; power delivery analysis; power integrity; transient current; Capacitors; Circuits; Costs; Current measurement; Electromagnetic interference; Guidelines; Packaging; Power system modeling; Process design; Silicon;
Conference_Titel :
Electromagnetic Compatibility, 2005. EMC 2005. 2005 International Symposium on
Print_ISBN :
0-7803-9380-5
DOI :
10.1109/ISEMC.2005.1513612