DocumentCode :
2098818
Title :
High-Speed FPGA Implementation for DWT of Lifting Scheme
Author :
Wang, Wei ; Du, Zhiyun ; Zeng, Yong
Author_Institution :
Coll. of Electron. Eng., Chongqing Univ. of Posts & Telecommun., Chongqing, China
fYear :
2009
fDate :
24-26 Sept. 2009
Firstpage :
1
Lastpage :
4
Abstract :
A new approach for Discrete Wavelet Transform (DWT) has been proposed recently under the name of lifting scheme. This scheme presents many advantages over the convolution-based approach. In this paper, a high speed 9/7 lifting DWT algorithm which is implementation on FPGA with multi-stage pipelining structure and rational 9/7 coefficients is presented. Compared with the architecture without multi-stage pipeline, the proposed architecture has higher operating frequency, the design raises operating frequency around 3 times more fast, at the expense of about 40% more hardware area. The hardware architecture is suitable for high speed implementation.
Keywords :
discrete wavelet transforms; field programmable gate arrays; image coding; pipeline processing; 9/7 lifting DWT algorithm; FPGA; convolution-based approach; hardware architecture; image coding; lifting-based discrete wavelet transform; multistage pipeline structure; Computer architecture; Convolution; Discrete wavelet transforms; Field programmable gate arrays; Filters; Hardware; Pipeline processing; Signal processing algorithms; Wavelet analysis; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications, Networking and Mobile Computing, 2009. WiCom '09. 5th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-3692-7
Electronic_ISBN :
978-1-4244-3693-4
Type :
conf
DOI :
10.1109/WICOM.2009.5302003
Filename :
5302003
Link To Document :
بازگشت