DocumentCode
2114149
Title
A framework for high-speed controller design
Author
Mulder, J.M. ; Portier, R.J. ; Srivastava, A.
Author_Institution
Dept. of Electr. Eng., Delft Univ. of Technol., Netherlands
fYear
1990
fDate
27-29 Nov 1990
Firstpage
90
Lastpage
96
Abstract
The SCARCE architecture framework allows the cost-effective design of application-specific architectures for a wide variety of embedded applications (controllers, signal processing, graphics). Cost-effective in this context means reduction of recurrent hardware and software development costs while achieving high performance. To aid efficient control over the design and documentation process the authors have integrated the framework in the ASA silicon compiler from Sagantec Inc. The SCARCE framework is completely described by means of the Sagantec hardware description language, SID. Generating an application-specific processor reduces to a number of SID-description transformations. Currently these transformations are by hand; in the future all transformations will be made automatically. In this paper the author describe the overall structure of the SCARCE framework, its representation in the SID description language, and the processor design trajectory
Keywords
circuit layout CAD; computer architecture; SCARCE architecture; SID; Sagantec hardware description language; application-specific architectures; framework; high-speed controller design; processor design trajectory; silicon compiler; software development; Application software; Computer architecture; Costs; Graphics; Hardware; Process control; Process design; Programming; Signal design; Signal processing;
fLanguage
English
Publisher
ieee
Conference_Titel
Microprogramming and Microarchitecture. Micro 23. Proceedings of the 23rd Annual Workshop and Symposium., Workshop on
Conference_Location
Orlando, FL
Print_ISBN
0-8186-2124-9
Type
conf
DOI
10.1109/MICRO.1990.151430
Filename
151430
Link To Document