Title :
Skewed vertical interleaving scheme to improve data reliability in die-stacked DRAM
Author :
Youngil Kim ; Seungdo Choi ; Yong Ho Song
Author_Institution :
Hanyang Univ., Seoul, South Korea
Abstract :
3D die-stacking is a promising technique to address the well-known memory wall problem. As semiconductor processing technology scales down, data reliability become one of the most significant challenges to overcome to build robust memory system. Traditionally, the data reliability in memory has been achieved by employing effective data protection mechanisms such as a physical interleaving. When DRAMs are stacked, same fault tolerant mechanism can be applied to the memory system. However, unlike in 2D memory organization where multi-bit failures occur on the same horizontal plane, in 3D die-stacked DRAM they can occur vertically through multiple dies and the simple application of the physical inter leaving technique is no longer effective. This paper presents a die-stacked DRAM organization that uses the vertical inter leaving scheme to protect against vertical multi-bit failures.
Keywords :
DRAM chips; 2D memory organization; 3D die-stacked DRAM; data protection mechanismssuchas; data reliability improvement; fault tolerant mechanism; horizontal plane; memory wall problem; physical interleaving technique; semiconductor processing technology; skewed vertical interleaving scheme; vertical multibit failures; Conferences; Error analysis; Error correction codes; Organizations; Random access memory; Reliability; Three-dimensional displays;
Conference_Titel :
Consumer Electronics (ICCE), 2015 IEEE International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4799-7542-6
DOI :
10.1109/ICCE.2015.7066461