Title :
Via-configurable structured ASIC implementation of OpenRISC 1200 based SoC platform
Author :
Tsung-Han Heish ; Rung-Bin Lin
Author_Institution :
Comput. Sci. & Eng., Yuan Ze Univ., Chungli, Taiwan
Abstract :
Structured ASIC technology improves manufacturing yield and reduces manufacturing turnaround time with a low NRE cost. In this paper we present an implementation of an OR1200-based SOC platform using our structured ASIC technology. Our structured ASIC technology features a via-configurable logic block used to implement both combinational and sequential logic gates. It is accompanied by a library and chip design methodology based on existing standard cell design tools. Our structured ASIC implementation can achieve an operating frequency of 90 MHz with a 0.18um process technology. Such an operating frequency is comparable to that of its counterpart implemented using a commercial standard cell library.
Keywords :
combinational circuits; integrated circuit yield; logic design; system-on-chip; NRE cost; OR1200-based SOC platform; OpenRISC 1200 based SoC platform; chip design methodology; combinational logic gates; commercial standard cell library; frequency 90 MHz; manufacturing turnaround time; manufacturing yield; operating frequency; sequential logic gates; size 0.18 mum; standard cell design tools; structured ASIC technology; via-configurable logic block; via-configurable structured ASIC implementation; Fabrics; Layout; Libraries; Routing; Standards; System-on-chip;
Conference_Titel :
Next-Generation Electronics (ISNE), 2013 IEEE International Symposium on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4673-3036-7
DOI :
10.1109/ISNE.2013.6512280