Title :
LPScan: An algorithm for supply scaling and switching activity minimization during test
Author :
Potluri, Sreeram ; Adireddy, Satya Trinadh ; Rajamanikkam, Chidhambaranathan ; Balachandran, Shankar
Author_Institution :
Indian Inst. of Technol. Madras, Chennai, India
Abstract :
Existing low power testing techniques either focus on reducing the switching activity neglecting supply voltage, or perform supply voltage scaling without attempting to minimize switching activity. In this paper we propose LPScan (Low Power Scan), which integrates supply scaling and switching activity reduction in a single framework to reduce test power. For a shift frequency of 125MHz, the LPScan algorithm when applied to circuits from the ISCAS, OpenCores and ITC benchmark suite, produced power savings of 80% in the best case and 50% in the average case, compared to the best known algorithm [1].
Keywords :
energy conservation; logic testing; power aware computing; ISCAS benchmark suite; ITC benchmark suite; LPScan algorithm; OpenCores benchmark suite; frequency 125 MHz; low power testing techniques; power savings; supply scaling; supply voltage scaling; switching activity minimization; switching activity reduction; Benchmark testing; Integrated circuit interconnections; Minimization; Optimization; Power dissipation; Switches; Thyristors; Low Power Scan; Scan Cell Reordering; Supply Scaling and Switching Activity;
Conference_Titel :
Computer Design (ICCD), 2013 IEEE 31st International Conference on
Conference_Location :
Asheville, NC
DOI :
10.1109/ICCD.2013.6657083