Title :
A high performance configurable random divider with FGPA and ASIC implementation
Author :
Ligang Hou ; Tianran Zhang ; Jinhui Wang
Author_Institution :
VLSI &Syst. Lab., Beijing Univ. of Technol., Beijing, China
Abstract :
The divider is the one of the most important modules in microprocessors. A new algorithm was proposed to realize the decimal frequency divider with any number divide ratio, and the divide ratio was configurable by the SPI. In the statistical periods, the divide ratio is adjusted dynamically by calculating the error of clock. Error of divider can be reduced, and the accuracy after the four rounds has come to 1E-14% after 4 rounds. The implementation of decimal frequency divider was realized with FPGA and ASIC (under 180nm technology). The experimental result indicated that the decimal frequency divider takes fewer resources, and its performance is steady and reliable.
Keywords :
application specific integrated circuits; field programmable gate arrays; frequency dividers; microprocessor chips; ASIC implementation; FGPA implementation; decimal frequency divider; high performance configurable random divider; Accuracy; Clocks; Field programmable gate arrays; Frequency conversion; Layout; Libraries; Timing; ASIC; FPGA; SPI; decimal frequency divider; error of clock;
Conference_Titel :
Consumer Electronics, Communications and Networks (CECNet), 2012 2nd International Conference on
Conference_Location :
Yichang
Print_ISBN :
978-1-4577-1414-6
DOI :
10.1109/CECNet.2012.6201995