DocumentCode :
2127684
Title :
Low-power floating-point encoding for signal processing applications
Author :
Visalli, G. ; Pappalardo, Francesco
Author_Institution :
Adv. Syst. Technol., ST Microelectron., Catania, Italy
fYear :
2003
fDate :
27-29 Aug. 2003
Firstpage :
292
Lastpage :
297
Abstract :
The IEEE defined a standard for floating-point arithmetic used by processing systems (ANSI/IEEE Std 754-1985). This directive encodes floating point numbers using a maximum of 64 bits: 23 bits of fractional in single precision format and 52 bits of fractional in double precision format. The new multimedia terminals require low-power applications; the most important floating-point units (adders and multipliers) represent a significant part of total power wasted by a modern system-on-chip. They might dissipate less power by using a reduced format representation. To verify this possibility, floating-point operations are simulated by real systems using different formats. We discuss multimedia systems operating in different scenarios, such as wireless communication and image manipulation.
Keywords :
encoding; floating point arithmetic; signal processing; system-on-chip; adders; floating-point arithmetic; floating-point encoding; image manipulation; multimedia systems; multipliers; reduced format representation; signal processing; system-on-chip; wireless communication; Arithmetic; Convolutional codes; Encoding; Fading; Gaussian noise; Modems; Multimedia systems; Power system modeling; Signal processing; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-7795-8
Type :
conf
DOI :
10.1109/SIPS.2003.1235685
Filename :
1235685
Link To Document :
بازگشت