Title :
Data block processing for low power implementation of direct form FIR filters on single multiplier CMOS DSPs
Author :
Arslan, Tughrul ; Erdogan, A.T.
Author_Institution :
Sch. of Eng., Cardiff Univ. of Wales, UK
fDate :
31 May-3 Jun 1998
Abstract :
In this paper, the authors propose a block processing scheme for low power implementation of FIR filters on single multiplier CMOS based digital signal processors (DSPs). The authors show that the reduction in overall power is due to a decrease in switching activity at coefficient inputs of the multiplier and both data and coefficient memory buses by a factor determined by the data input block size. Results are presented which demonstrate up to 34% savings in power. The paper presents the scheme, outlines its implementation using an example and demonstrates results with various filter orders and wordlengths
Keywords :
CMOS digital integrated circuits; FIR filters; digital filters; digital signal processing chips; multiplying circuits; coefficient inputs; coefficient memory buses; data block processing; direct form FIR filters; filter orders; low power implementation; single multiplier CMOS DSPs; switching activity; CMOS process; Circuits; Data engineering; Design optimization; Digital filters; Digital signal processing; Energy consumption; Filtering; Finite impulse response filter; Power engineering and energy;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.694527