DocumentCode :
2139771
Title :
High speed/low power architectures for the finite radon transform
Author :
Chandrasekaran, Shrutisagar ; Amira, Abbes
Author_Institution :
Sch. of Comput. Sci., Queen´´s Univ., Belfast, UK
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
450
Lastpage :
455
Abstract :
The finite radon transform (FRAT) is a fundamental block of the curvelet and ridgelet transforms, both of which were recently introduced to overcome the limitations of wavelets. In this paper, two novel high speed/low power VLSI architectures for the FRAT are presented. Both are serial input architectures and have a time complexity of O(p2(p+1)) and O(p2) respectively, where p is the block size. The first architecture is fully scaleable, while the second architecture is further optimised for high throughput and low power. Both architectures are implemented on the Virtex FPGA series, and prototyped on the Celoxica RC1000 development board.
Keywords :
Radon transforms; VLSI; field programmable gate arrays; high-speed integrated circuits; integrated circuit design; low-power electronics; reconfigurable architectures; Celoxica RC1000; VLSI architectures; Virtex FPGA series; block size; curvelet transform; finite radon transform; high speed-low power architectures; ridgelet transform; serial input architectures; time complexity; Computer architecture; Field programmable gate arrays; Frequency; Hardware; Measurement; Noise reduction; Prototypes; Signal processing algorithms; Throughput; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515763
Filename :
1515763
Link To Document :
بازگشت