DocumentCode :
2140585
Title :
Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems
Author :
Nagarajan, Ranganathan ; Ebin, Liao ; Dayong, Lee ; Seng, Soh Chee ; Prasad, Krishnamachar ; Balasubramanian, N.
Author_Institution :
Inst. of Microelectron., Singapore
fYear :
0
fDate :
0-0 0
Abstract :
A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems
Keywords :
copper; dielectric materials; etching; integrated circuit interconnections; integrated circuit metallisation; silicon; 3D integrated systems; Cu; Si; conformal deposition; copper diffusion barrier; copper plating; copper seed metallization; deep silicon process; dielectric material; dual etch process; silicon interconnection; Copper; Etching; Metallization; Microelectronics; Packaging; Silicon; Space technology; Stacking; Throughput; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2006. Proceedings. 56th
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
1-4244-0152-6
Type :
conf
DOI :
10.1109/ECTC.2006.1645674
Filename :
1645674
Link To Document :
بازگشت