Title :
Development of three-dimensional MOS structures from trench-capacitor DRAM cell to pillar-type transistor
Author_Institution :
Res. Inst. for Nanodevice & Bio Syst., Hiroshima Univ., Higashi-Hiroshima, Japan
Abstract :
The author invented a trench-capacitor dynamic-random-access memory (DRAM) cell and applied the Japanese patent in 1975. The first trial development of trench-capacitor DRAM cell was presented in 1982 in 1-Mbit DRAM era. This might be the first attempt to utilize vertical wall of silicon substrate for metal-oxide-semiconductor (MOS) structure. Subsequent to this trial various kinds of vertical-channel MOS transistors have been proposed in integrated circuits field. This presentation will describe circumstances of invention and development of the trench-capacitor DRAM cell and subsequent development of several vertical-channel MOS transistors done by the author¿s group.
Keywords :
DRAM chips; MOS capacitors; MOSFET; Japanese patent; dynamic-random-access memory; integrated circuits field; metal-oxide-semiconductor; pillar-type transistor; three-dimensional MOS structures; trench-capacitor DRAM cell; vertical-channel MOS transistors; Capacitance; Capacitors; Computer architecture; Costs; Dielectrics and electrical insulation; Electrodes; MOSFETs; Production; Random access memory; Silicon;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4734677