DocumentCode :
2148814
Title :
Design and implementation of an adaptive proactive reconfiguration technique for SRAM caches
Author :
Pouyan, Peyman ; Amat, Esteve ; Moll, Francesc ; Rubio, Antonio
Author_Institution :
Department of Electronic Engineering, UPC Barcelona Tech, Spain
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1303
Lastpage :
1306
Abstract :
Scaling of device dimensions toward nano-scale regime has made it essential to innovate novel design techniques for improving the circuit robustness. This work proposes an implementation of adaptive proactive reconfiguration methodology that can first monitor process variability and BTI aging among 6T SRAM memory cells and then apply a recovery mechanism to extend the SRAM lifetime. Our proposed technique can extend the memory lifetime between 2X to 4.5X times with a silicon area overhead of around 10% for the monitoring units, in a 1kB 6T SRAM memory chip.
Keywords :
Aging; Degradation; MOSFET; Monitoring; SRAM cells;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.269
Filename :
6513715
Link To Document :
بازگشت