DocumentCode :
2151584
Title :
Co-synthesis of data paths and clock control paths for minimum-period clock gating
Author :
Tu, Wen-Pin ; Huang, Shih-Hsu ; Cheng, Chun-Hua
Author_Institution :
Department of Electronic Engineering, Chung Yuan Christian University, Chung Li, Taiwan, R.O.C.
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1831
Lastpage :
1836
Abstract :
Although intentional clock skew can be utilized to reduce the clock period, its application in gated clock designs has not been well studied. A gated clock design includes both data paths and clock control paths, but conventional clock skew scheduling only focus on data paths. Based on that observation, in this paper, we propose an approach to perform the co-synthesis of data paths and clock control paths in a nonzero skew gated clock design. Our objective is to minimize the required inserted delay for working with the lower bound of the clock period (under clocking constraints of both data paths and clock control paths). Different from previous works, our approach can guarantee no clocking constraint violation in the presence of clock gating. Experimental results show our approach can effectively enhance the circuit speed with almost no penalty on the power consumption.
Keywords :
Clocks; Delays; Logic gates; Registers; Schedules; Wires; Clock Gating; Clock Period Minimization; Data Path Synthesis; Delay Insertion;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.366
Filename :
6513812
Link To Document :
بازگشت