DocumentCode :
2156634
Title :
A 100V gate driver with sub-nanosecond-delay capacitive-coupled level shifting and dynamic timing control for ZVS-based synchronous power converters
Author :
Zhidong Liu ; Hoi Lee
Author_Institution :
Dept. of Electr. Eng., Univ. of Texas at Dallas, Richardson, TX, USA
fYear :
2013
fDate :
22-25 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
A high-voltage high-speed gate driver to enable synchronous rectifiers with zero-voltage-switching (ZVS) operation is presented in this paper. A capacitive-coupled level-shifter (CCLS) is developed to achieve negligible propagation delay and static current consumption. With only 1 off-chip capacitor, the proposed gate driver possesses strong driving capability and requires no external floating supply for the high-side driving. A dynamic timing control is also proposed not only to enable ZVS operation in the converter for minimizing the capacitive switching loss, but also to eliminate the converter short-circuit power loss. Implemented in a 0.5μm HV CMOS process, the proposed CCLS of the gate driver can shift up a 5V signal to the 100V DC rail with sub-nanosecond delay, improving the FoM by at least 29 times compared with that of state-of-the-art counterparts. The dynamic dead-time control properly enables ZVS operation in a synchronous buck converter under different input voltages (30V to 100V). The power losses of the high-voltage buck converter are thus greatly reduced under different load currents, achieving a maximum power efficiency improvement of 11.5%.
Keywords :
CMOS integrated circuits; power convertors; rectifiers; zero voltage switching; CCLS; CMOS process; ZVS-based synchronous power converter; capacitive switching loss; capacitive-coupled level-shifter; converter short-circuit power loss; dynamic dead-time control; dynamic timing control; high-voltage buck converter; high-voltage high-speed gate driver; off-chip capacitor; power efficiency; propagation delay; size 0.5 micron; static current consumption; subnanosecond-delay capacitive-coupled level shifting; synchronous buck converter; synchronous rectifier; voltage 100 V; voltage 30 V to 100 V; voltage 5 V; zero-voltage-switching; Delays; Logic gates; Power transistors; Switches; Transistors; Vehicles; Zero voltage switching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2013 IEEE
Conference_Location :
San Jose, CA
Type :
conf
DOI :
10.1109/CICC.2013.6658482
Filename :
6658482
Link To Document :
بازگشت