DocumentCode :
2157784
Title :
Cooperative caching in power-aware chip-multiprocessors
Author :
Ahmed, Rana Ejaz
Author_Institution :
American Univ. of Sharjah, Sharjah
fYear :
2009
fDate :
3-6 May 2009
Firstpage :
195
Lastpage :
198
Abstract :
Chip-multiprocessors (CMPs) are emerging as a dominant architectural choice for both high-end (e.g., server machines) and low-power systems (e.g., mobile devices, laptops). The CMP system consists of several processors cores connected to their respective multi-level cache memories. Recently, some researchers proposed the concept of ldquocooperative cachingldquo to make the best use of aggregate cache resources available in the system. However, there are several inter-related issues that need to be investigated in order to get the full benefits of cooperative caching. The issues include the cache coherence at multi-level cache hierarchy, data replication, placement of shared data, and the support for low-power operation, among others. This paper outlines the working of a cache coherence protocol that supports cooperative caching in a power-aware CMP system. The paper also presents the framework of an analytical model to evaluate such cooperative caching strategies.
Keywords :
cache storage; cooperative systems; microprocessor chips; power aware computing; protocols; cache coherence protocol; cooperative caching; data replication; multilevel cache memory; power-aware chip-multiprocessors; Aggregates; Analytical models; Cache memory; Coherence; Cooperative caching; Delay; Manufacturing processes; Multimedia databases; Portable computers; Protocols; Cache Coherence; Chip-Multiprocessors; Cooperative Caching; Power-aware Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2009. CCECE '09. Canadian Conference on
Conference_Location :
St. John´s, NL
ISSN :
0840-7789
Print_ISBN :
978-1-4244-3509-8
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2009.5090119
Filename :
5090119
Link To Document :
بازگشت