DocumentCode :
2160316
Title :
Design and implementation of cubic spline interpolation for spike sorting microsystems
Author :
Chen, Tung-Chien ; Chen, Yun-Yu ; Ma, Tsung-Chuan ; Chen, Liang-Gee
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2011
fDate :
22-27 May 2011
Firstpage :
1641
Lastpage :
1644
Abstract :
Accurate spike sorting is important for neuroscientific and neuroprosthetic applications. The sorting of spikes depends on the features extracted from the neural waveforms, and a better sorting performance usually comes with a higher sampling rate (SR). However for long duration experiments on free-moving subjects, the miniaturized and wireless neural recording ICs are the current trend. The compromise on sorting accuracy is usually made for the low power consumption with a lower SR. In this paper, the VLSI architecture of cubic spline interpolation is proposed to improve the power-accuracy tradeoff for the spike sorting microsystems. The window-based interpolation schedule, event-triggered processing, and two-step interpolation scheme are applied to save the memory and computation. 0.04 μW/channel is finally achieved after the implementation in 90 nm process.
Keywords :
VLSI; digital signal processing chips; feature extraction; interpolation; splines (mathematics); SR; VLSI architecture; cubic spline interpolation; feature extraction; neural waveforms; neuroprosthetic applications; neuroscien- tific applications; sampling rate; size 90 nm; spike sorting microsystem; wireless neural recording IC; Feature extraction; Hardware; Interpolation; Power demand; Schedules; Sorting; Spline;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing (ICASSP), 2011 IEEE International Conference on
Conference_Location :
Prague
ISSN :
1520-6149
Print_ISBN :
978-1-4577-0538-0
Electronic_ISBN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.2011.5946813
Filename :
5946813
Link To Document :
بازگشت