Title :
Squeegee bump technology
Author :
Lin, Jong-Kai ; Fang, Treliant ; Bajaj, Rajiv
Author_Institution :
Interconnect Syst. Lab., Motorola Inc., Tempe, AZ, USA
Abstract :
An innovative solder bumping technology, termed squeegee bumping, has been developed et Motorola´s Interconnect Systems Laboratory that uses baked photoresist as a mask for solder printing to deposit fine pitch solder bumps on wafers. This process provides much better alignment accuracy and is capable of bumping finer pitch devices than stencil printing technology. Solder paste printing uses a screen printer similar to stencil printing and therefore exhibits better versatility of solder materials selection than the electroplating process. Cost modeling shows that the squeegee bump technology has a significant cost benefit over controlled collapse chip connection (C4) technology. This is because the C4 process has very low efficiency in labor and materials usage. Statistical process control data show an average bump height of 118±3.5 μm, and a maximum-to-minimum bump height range of 17 μm over a 150 mm-diameter wafer have been produced repeatedly on test wafers with 210 μm peripheral pitch. A 109.6±1.3 μm bump height on orthogonal array with 250 μm pitch has been successfully demonstrated with greater than 90% die yield. Bump reliability has been studied using both multiple reflows and extended thermal/humidity storage procedures. No degradation of shear strength was observed after up to 10× reflows and 1008 hours of a thermal/humidity stress environment. Bump reliability was also evaluated by assembling squeegee bumped dice on a plastic chip scale package (CSP). Liquid-to-liquid thermal shock cycling at a temperature range of -55°C to +125°C had a characteristic life of 2764 cycles with a 1st failure at 1050 cycles. No failures were observed after 432 hours of autoclave stress at 121°C, 100%RH, 15 psig test condition
Keywords :
chip scale packaging; fine-pitch technology; plastic packaging; reflow soldering; -55 to 125 C; fine pitch technology; humidity stress; liquid-to-liquid thermal shock cycling; multiple reflow; plastic chip scale package; reliability; shear strength; solder bumping; squeegee bump technology; statistical process control; stencil printing; thermal stress; thick film photoresist; Chip scale packaging; Costs; Humidity; Laboratories; Printers; Printing; Resists; Semiconductor device modeling; Testing; Thermal stresses;
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
DOI :
10.1109/ECTC.2000.853115