Title :
On the Minimization of Potential Transient Errors and SER in Logic Circuits Using SPFD
Author :
Almukhaizim, Sobeeh ; Makris, Yiorgos ; Yang, Yu-Shen ; Veneris, Andreas
Author_Institution :
CE Dept., Kuwait Univ., Safat
Abstract :
Sets of Pairs of Functions to be Distinguished (SPFD) is a functional flexibility representation method that was recently introduced in the logic synthesis domain, and promises superiority in exploring the flexibility offered by a design over all previous representation methods. In this work, we illustrate how the SPFD of a particular wire reveals information regarding the number of potential transient errors that may occur on that wire and may affect the output of the circuit. Using an SPFD-based rewiring method, we then demonstrate how to evolve a logic circuit in order to minimize the total number of potential transient errors in the circuit and, consequently, reduce its Soft Error Rate (SER) while controlling the effect on the rest of the design parameters, such as area, power, delay, and testability. Experimental results on ISCAS´89 and ITC´99 benchmark circuits indicate that the SER can be reduced at no additional overhead to any of the design parameters.
Keywords :
logic circuits; logic design; logic testing; SPFD-based rewiring method; design parameters; flexibility representation method; logic circuits; logic synthesis domain; potential transient errors; soft error rate; Circuit synthesis; Circuit testing; Delay effects; Error analysis; Error correction; Logic circuits; Logic design; Logic testing; Minimization; Wire; Logic Circuits; Reliability; SPFD; Soft Errors;
Conference_Titel :
On-Line Testing Symposium, 2008. IOLTS '08. 14th IEEE International
Conference_Location :
Rhodes
Print_ISBN :
978-0-7695-3264-6
DOI :
10.1109/IOLTS.2008.16