DocumentCode :
2166976
Title :
MOSFET design of 100 nm node low standby power CMOS technology compatible with embedded trench DRAM and analog devices
Author :
Oishi, A. ; Hasumi, R. ; Okayama, Y. ; Miyashita, K. ; Oowada, M. ; Aota, S. ; Nakayama, T. ; Matsumoto, M. ; Inada, N. ; Hiraoka, T. ; Yoshimura, H. ; Asahi, Y. ; Takegawa, Y. ; Yoshida, T. ; Sunouchi, K. ; Yasumoto, A. ; Tateshita, Y. ; Ueshima, M. ; Mo
Author_Institution :
Syst. LSI Div., Toshiba Corp., Kanagawa, Japan
fYear :
2001
fDate :
2-5 Dec. 2001
Abstract :
Demonstrates an optimum design of low leakage 85nm gate CMOSFET (I/sub off//spl les/3pA//spl mu/m) for 100nm technology node. Gate dielectric module has been optimized to achieve low gate leakage, low flicker noise and sufficiently high driving current. Deep source/drain design is strongly restricted from controlling junction leakage current when integration of trench DRAM cell is considered. Especially, for nMOSFET, deep junction is formed only by using phosphorus to suppress defect creation. Short channel immunity and suppression of gate depletion are achieved simultaneously by introducing gate pre-doping technique. In addition, channel and halo profiles are optimized to reduce band-to-band tunneling (BTBT) current. As a result, we have achieved excellent performance of /spl Sigma/CV/I(=CV/I/sub dn/+CV/I/sub dp/)=10.8psec with I/sub off/=3pA//spl mu/m at V/sub dd/ of 1.2V.
Keywords :
CMOS integrated circuits; MOSFET; doping profiles; flicker noise; leakage currents; low-power electronics; mixed analogue-digital integrated circuits; random-access storage; tunnelling; 1.2 V; 10.8 ps; 100 nm; 85 nm; CMOS technology; MOSFET design; analog devices; band-to-band tunneling; channel profiles; deep source/drain design; defect creation; driving current; embedded trench DRAM; flicker noise; gate depletion; gate dielectric module; gate pre-doping technique; halo profiles; leakage current; short channel immunity; standby power; trench DRAM cell; 1f noise; CMOS technology; CMOSFETs; Dielectrics; Gate leakage; Leakage current; MOSFET circuits; Power MOSFET; Random access memory; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2001. IEDM '01. Technical Digest. International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-7050-3
Type :
conf
DOI :
10.1109/IEDM.2001.979556
Filename :
979556
Link To Document :
بازگشت