DocumentCode :
2167176
Title :
On the Detection of SSN-Induced Logic Errors through On-Chip Monitoring
Author :
Azais, F. ; Larguier, L. ; Bertrand, Y. ; Renovell, M.
Author_Institution :
CNRS, Univ. Montpellier II, Montpellier
fYear :
2008
fDate :
7-9 July 2008
Firstpage :
233
Lastpage :
238
Abstract :
Simultaneous switching noise (SSN) is an important issue for the design and test and actual ICs. In particular, SSN that originates from the internal logic circuitry becomes a serious problem as the speed and density of the internal circuit increase. In this paper, an on-chip monitor is proposed to detect potential logic errors in digital circuits due to the presence of SSN. This monitor checks the variations of power/ground lines at the interface between noncoherent logic blocks in order to warn that a logic error is likely to occur. This information can then be used for any scheme that takes corrective actions.
Keywords :
digital circuits; integrated circuit noise; logic circuits; logic design; logic testing; digital circuits; integrated circuit design; integrated circuit testing; internal logic circuitry; logic errors; on-chip monitoring; simultaneous switching noise; Circuit noise; Circuit simulation; Circuit testing; Digital circuits; Fluctuations; Logic circuits; Logic testing; Monitoring; Parasitic capacitance; Voltage; SSN; logic errors; on-chip monitoring; simultaneous switching noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2008. IOLTS '08. 14th IEEE International
Conference_Location :
Rhodes
Print_ISBN :
978-0-7695-3264-6
Type :
conf
DOI :
10.1109/IOLTS.2008.19
Filename :
4567100
Link To Document :
بازگشت