DocumentCode :
2167281
Title :
Deterministic Built-in TPG with Segmented FSMs
Author :
Sudireddy, Samara ; Kakade, Jayawant ; Kagaris, Dimitri
Author_Institution :
Dept. of Electr. & Comput. Eng., Southern Illinois Univ., Carbondale, IL
fYear :
2008
fDate :
7-9 July 2008
Firstpage :
261
Lastpage :
266
Abstract :
We propose a built-in scheme for generating all patterns of a given deterministic test set T. The scheme is based on grouping the columns of T, so that in each group of columns the number ri of unique representatives (row subvectors) as well as their product R over all such groups is kept at a minimum. The representatives of each group (segment) are then generated by a small finite state machine (FSM) with log2 ri flip-flops. As all FSMs run through their states, all patterns of T are generated in time R. Experimental results show that with appropriate filling of the don´t cares to reduce the number of representatives in each segment, and with the use of standard sequential synthesis tools, the scheme can offer low hardware overhead as well as low number R of test cycles.
Keywords :
automatic test pattern generation; finite state machines; flip-flops; logic testing; column grouping; deterministic built-in test pattern generation; finite state machine; flip-flops; test set embedding; Automata; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit testing; Flip-flops; Hardware; Logic testing; Test pattern generators; USA Councils; Built–In Self–Test; Deterministic Tets; Test Pattern Generation; Test Set Embedding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2008. IOLTS '08. 14th IEEE International
Conference_Location :
Rhodes
Print_ISBN :
978-0-7695-3264-6
Type :
conf
DOI :
10.1109/IOLTS.2008.37
Filename :
4567104
Link To Document :
بازگشت