Title :
Energy delay optimization methodology for current-mode signaling for on-chip interconnects
Author :
Irfansyah, Astria Nur ; Lehmann, Torsten ; Nooshabadi, Saeid
Author_Institution :
Sch. of Electr. Eng. & Telecommun., Univ. of New South Wales, Sydney, NSW
Abstract :
Current mode (CM) scheme provides suitable alternative for the high speed on-chip interconnect signaling. This paper presents a energy-delay optimization methodology for the current-mode (CM) signaling scheme. Optimization for the CM circuits for on-chip interconnects requires a joint optimization of driver and receiver device sizes, as their parameters which affect the energy-delay performance depend on each other. The methodology will be validated using the SPICE simulations. It will be shown that when dealing with the receiver termination sizing, the optimal size is determined by the voltage swing required by the noise margin.
Keywords :
SPICE; current-mode circuits; integrated circuit interconnections; optimisation; SPICE simulations; current-mode circuits; current-mode signaling; driver device sizes; energy delay optimization; high speed signaling; on-chip interconnects; receiver device sizes; Circuit simulation; Delay; Driver circuits; Energy dissipation; Impedance; Integrated circuit interconnections; Optimization methods; Power dissipation; Voltage; Wire;
Conference_Titel :
Integrated Circuit Design and Technology and Tutorial, 2008. ICICDT 2008. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-1810-7
Electronic_ISBN :
978-1-4244-1811-4
DOI :
10.1109/ICICDT.2008.4567266