DocumentCode :
2171991
Title :
Implementation of high speed energy efficient 4-bit binary CLA based incrementer decrementer
Author :
Kaswan, Nikhil ; Munje, Ishan ; Kothari, Yash ; Gupta, Puneet ; Gupta, Arpan
Author_Institution :
Dept. of Electr. & Electron. Eng., BITS-Pilani, Pilani, India
fYear :
2013
fDate :
21-23 Sept. 2013
Firstpage :
103
Lastpage :
107
Abstract :
The paper presents the implementation of a high speed energy efficient 4-bit binary CLA based incrementer decrementer. The design methodology is extensively based on static CMOS logic and transmission gate logic to achieve higher operating frequencies, smaller delays and optimized area. This circuit is especially suitable for long bit incrementer/decrementer that can be used in program counter, frequency dividers and address generation unit in microprocessors. Simulation results illustrates that the designed adder has superior performance compared to existing adders in terms of power dissipation and speed. The proposed circuit is implemented on TSMC 0.18μm process model. The measurement results indicate that the proposed 4-bit incrementer/decrementer can operate up to 5GHz with 200×160 μm2 optimized area.
Keywords :
CMOS logic circuits; adders; logic design; address generation unit; frequency dividers; high speed energy efficient 4 bit binary CLA; incrementer decrementer; microprocessors; program counter; size 0.18 mum; static CMOS logic; transmission gate logic; Adders; CMOS integrated circuits; Delays; Generators; Layout; Logic gates; Transistors; Carry look-ahead adder(CLA); Carry ripple adder(CRA); INC/DEC(Incrementer/decrementor);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Electronic Systems (ICAES), 2013 International Conference on
Conference_Location :
Pilani
Print_ISBN :
978-1-4799-1439-5
Type :
conf
DOI :
10.1109/ICAES.2013.6659370
Filename :
6659370
Link To Document :
بازگشت