DocumentCode
2173443
Title
A fast pruning technique for low-power inexact Circuit design
Author
Broc, Johan ; Gaillardon, Pierre-Emmanuel ; Amaru, Luca ; Murillo, Jaume Joven ; Palem, Krishna ; De Micheli, Giovanni
Author_Institution
Integrated Systems Laboratory (LSI), EPFL, Switzerland
fYear
2015
fDate
24-27 Feb. 2015
Firstpage
1
Lastpage
4
Abstract
Inexact Circuits are circuits in which the accuracy of the output can be traded for cost savings (energy, area and/or delay). In the context of advanced technology scaling and power density increase, inexact circuits appear to be very promising as a solution. In this paper, we present a novel pruning technique developed as a logic level method to select and prune parts of a digital circuit. The error is computed at each pruning step using probabilistic error propagation and Hamming distance computation, making the evaluation possible at runtime. The technique was validated on several parallel adder architectures. Experimental results proved the efficiency of the technique with Energy-Delay-Area product reduction of 1.8× for less than 10−4% of relative error on the considered benchmarks at 45-nm technology node.
Keywords
Adders; Error probability; Hamming distance; Logic circuits; Logic gates; Probabilistic logic; Switches;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits & Systems (LASCAS), 2015 IEEE 6th Latin American Symposium on
Conference_Location
Montevideo, Uruguay
Type
conf
DOI
10.1109/LASCAS.2015.7250448
Filename
7250448
Link To Document