DocumentCode :
2175873
Title :
Modeling the effect of technology trends on the soft error rate of combinational logic
Author :
Shivakumar, Premkishore ; Kistler, Michael ; Keckler, Stephen W. ; Burger, Doug ; Alvisi, Lorenzo
Author_Institution :
Dept. of Comput. Sci., Texas Univ., Austin, TX, USA
fYear :
2002
fDate :
2002
Firstpage :
389
Lastpage :
398
Abstract :
This paper examines the effect of technology scaling and microarchitectural trends on the rate of soft errors in CMOS memory and logic circuits. We describe and validate an end-to-end model that enables us to compute the soft error rates (SER) for existing and future microprocessor-style designs. The model captures the effects of two important masking phenomena, electrical masking and latching-window masking, which inhibit soft errors in combinational logic. We quantify the SER due to high-energy neutrons in SRAM cells, latches, and logic circuits for feature sizes from 600 nm to 50 nm and clock periods from 16 to 6 fan-out-of-4 inverter delays. Our model predicts that the SER per chip of logic circuits will increase nine orders of magnitude from 1992 to 2011 and at that point will be comparable to the SER per chip of unprotected memory elements. Our result emphasizes that computer system designers must address the risks of soft errors in logic circuits for future designs.
Keywords :
CMOS logic circuits; CMOS memory circuits; SRAM chips; combinational circuits; integrated circuit reliability; microprocessor chips; neutron effects; 50 to 600 nm; CMOS memory circuits; SRAM cells; clock periods; combinational logic; computer system design; electrical masking; end-to-end model; high-energy neutrons; inverter delays; latching-window masking; logic circuits; microarchitectural trends; microprocessor style designs; soft error rate; technology scaling; technology trend effect modeling; unprotected memory elements; CMOS logic circuits; CMOS memory circuits; CMOS technology; Error analysis; Latches; Logic circuits; Microarchitecture; Neutrons; Random access memory; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable Systems and Networks, 2002. DSN 2002. Proceedings. International Conference on
Print_ISBN :
0-7695-1101-5
Type :
conf
DOI :
10.1109/DSN.2002.1028924
Filename :
1028924
Link To Document :
بازگشت