• DocumentCode
    2178697
  • Title

    Sequential logic rectifications with approximate SPFDs

  • Author

    Yang, Yu-Shen ; Sinha, Subarna ; Veneris, Andreas ; Brayton, Robert K. ; Smith, D.

  • Author_Institution
    Dept. of ECE, Univ. of Toronto, Toronto, ON
  • fYear
    2009
  • fDate
    20-24 April 2009
  • Firstpage
    1698
  • Lastpage
    1703
  • Abstract
    In the digital VLSI cycle, logic transformations are often required to modify the design to meet different synthesis and optimization goals. Logic transformations on sequential circuits are hard to perform due to the vast underlying solution space. This paper proposes an SPFD-based sequential logic transformation methodology to tackle the problem with no sacrifice on performance. It first presents an efficient approach to construct approximate SPFDs (aSPFDs) for sequential circuits. Then, it demonstrates an algorithm using aSPFDs to perform the desirable sequential logic transformations using both combinational and sequential don´t cares. Experimental results show the effectiveness and robustness of the approach.
  • Keywords
    VLSI; logic design; sequential circuits; SPFD-based sequential logic transformation; approximate SPFD; digital VLSI cycle; sequential circuit; Circuit simulation; Circuit synthesis; Combinational circuits; Design engineering; Design optimization; Logic design; Robustness; Sequential circuits; State-space methods; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
  • Conference_Location
    Nice
  • ISSN
    1530-1591
  • Print_ISBN
    978-1-4244-3781-8
  • Type

    conf

  • DOI
    10.1109/DATE.2009.5090936
  • Filename
    5090936