DocumentCode
2178909
Title
Analyses of phase noise reduction techniques in CMOS Colpitts oscillator topology at the mm-waves: Noise filter and optimum current density
Author
Chlis, Ilias ; Pepe, Domenico ; Zito, Domenico
Author_Institution
Marconi Lab, Micro & Nano Systems Centre, Tyndall National Institute, Dyke Parade, Cork, Ireland
fYear
2015
fDate
June 29 2015-July 2 2015
Firstpage
204
Lastpage
207
Abstract
This paper reports the analyses of two techniques for phase noise reduction in the CMOS Colpitts oscillator circuit topology. Namely, the two techniques: noise filter and optimum current density are investigated with the objective of exploring the potential benefits in the mm-waves frequency range. The design of the circuit topology is carried out in 28 nm bulk CMOS technology. Overall, the analyses show that the adoption of these techniques may lead to a potential phase noise reduction up to 17 dB at a 1 MHz frequency offset for an oscillation frequency of 100 GHz.
Keywords
CMOS integrated circuits; Circuit topology; Current density; Phase noise; Topology; Colpitts; noise filter; optimum current density; oscillator analysis;
fLanguage
English
Publisher
ieee
Conference_Titel
Ph.D. Research in Microelectronics and Electronics (PRIME), 2015 11th Conference on
Conference_Location
Glasgow, United Kingdom
Type
conf
DOI
10.1109/PRIME.2015.7251370
Filename
7251370
Link To Document