DocumentCode :
2191158
Title :
Low-power VLSI decoder architectures for LDPC codes
Author :
Mansour, Mohammad M. ; Shanbhag, Naresh R.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
2002
fDate :
2002
Firstpage :
284
Lastpage :
289
Abstract :
Iterative decoding of low-density parity check codes (LDPC) using the message-passing algorithm have proved to be extraordinarily effective compared to conventional maximum-likelihood decoding. However, the lack of any structural regularity in these essentially random codes is a major challenge for building a practical low-power LDPC decoder. In this paper, we jointly design the code and the decoder to induce the structural regularity needed for a reduced-complexity parallel decoder architecture. This interconnect-driven code design approach eliminates the need for a complex interconnection network while still retaining the algorithmic performance promised by random codes. Moreover, we propose a new approach for computing reliability metrics based on the BCJR algorithm that reduces the message switching activity in the decoder compared to existing approaches. Simulations show that the proposed approach results in power savings of up to 85.64% over conventional implementations.
Keywords :
VLSI; error detection codes; iterative decoding; low-power electronics; message passing; parity check codes; random codes; reliability; BCJR algorithm; LDPC codes; algorithmic performance; interconnect-driven code design; iterative decoding; low-density parity check codes; low-power VLSI; message switching activity; message-passing algorithm; power savings; random codes; reduced-complexity parallel decoder architecture; reliability metrics; structural regularity; Algorithm design and analysis; Buildings; Computational modeling; Computer architecture; Iterative algorithms; Iterative decoding; Maximum likelihood decoding; Multiprocessor interconnection networks; Parity check codes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2002. ISLPED '02. Proceedings of the 2002 International Symposium on
Print_ISBN :
1-5811-3475-4
Type :
conf
DOI :
10.1109/LPE.2002.146756
Filename :
1029622
Link To Document :
بازگشت