Title :
Analytic evaluation of shared-memory systems with ILP processors
Author :
Sorin, Daniel J. ; Pai, Vijay S. ; Adve, Sarita V. ; Vemon, M.K. ; Wood, David A.
Author_Institution :
Dept. of Comput. Sci., Wisconsin Univ., Madison, WI, USA
fDate :
27 Jun-1 Jul 1998
Abstract :
This paper develops and validates an analytical model for evaluating various types of architectural alternatives for shared-memory systems with processors that aggressively exploit instruction-level parallelism. Compared to simulation, the analytical model is many orders of magnitude faster to solve, yielding highly accurate system-performance estimates in seconds. The model input parameters characterize the ability of an application to exploit instruction-level parallelism as well as the interaction between the application and the memory system architecture. A trace-driven simulation methodology is developed that allows these parameters to be generated over 100 times faster than with a detailed execution-driven simulator. Finally, this paper shows that the analytical model can be used to gain insights into application performance and to evaluate architectural design trade-offs
Keywords :
discrete event simulation; instruction sets; memory architecture; performance evaluation; shared memory systems; ILP processors; analytic evaluation; application performance; architectural design trade-offs; execution-driven simulator; instruction-level parallelism; memory system architecture; shared-memory systems; simulation; trace-driven simulation; Analytical models; Application software; Computational modeling; Computer aided instruction; Computer simulation; Equations; Reactive power; Read-write memory; Space technology; Yield estimation;
Conference_Titel :
Computer Architecture, 1998. Proceedings. The 25th Annual International Symposium on
Conference_Location :
Barcelona
Print_ISBN :
0-8186-8491-7
DOI :
10.1109/ISCA.1998.694797