DocumentCode :
2195634
Title :
Low power high speed VLSI architecture for 1-D Discrete wavelet transform
Author :
Patil, Rashmi ; Kolte, M.T.
Author_Institution :
Dept. of Electronics, B.D.C.O.E., Sevagram, Maharashtra, India
fYear :
2015
fDate :
24-25 Jan. 2015
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents an implementation of 1-D Discrete wavelet transform DWT using systolic array architecture. It performs calculations of low pass and high pass coefficients by using only one multiplier. This architecture has been implemented and simulated using VLSI. The systolic nature of this architecture corresponds to a clock speed of 19.27MHz for Coiflets1 wavelet and low power of 88.9mW for Haar wavelet. It has advantage for optimizing area and time. The architecture is modular and cascadable for one or multi-dimensional DWT.
Keywords :
Clocks; Computer architecture; Delays; Discrete wavelet transforms; Finite impulse response filters; Registers; DWT; FRA; high speed; low power; six tap Fir Filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on
Conference_Location :
Visakhapatnam, India
Print_ISBN :
978-1-4799-7676-8
Type :
conf
DOI :
10.1109/EESCO.2015.7253854
Filename :
7253854
Link To Document :
بازگشت