DocumentCode
2198175
Title
Scan Testing for Complete Coverage of Path Delay Faults with Reduced Test Data Volume, Test Application Time, and Hardware Cost
Author
Xiang, Dong ; Chakrabarty, Krishnendu ; Hu, Dianwei ; Fujiwara, Hideo
Author_Institution
Tsinghua Univ., Beijing
fYear
2007
fDate
8-11 Oct. 2007
Firstpage
329
Lastpage
334
Abstract
A new scan architecture, called enhanced scan forest, is proposed to detect path delay faults and reduce test stimulus data volume, test response data volume, and test application time. The enhanced scan forest architecture groups scan flip- flops together, where all scan flip-flops in the same group are assigned the same value for all test vectors. All scan flip- flops in the same group share the same hold latch, and the enhanced scan forest architecture makes the circuit work in the same way as a conventional enhanced scan design. The area overhead of the proposed enhanced scan forest is greatly reduced compared to that for enhanced scan design. A low- area-overhead zero-aliasing test response compactor is designed for path delay faults. Experimental results for the IS- CAS benchmark circuits are presented to demonstrate the effectiveness of the proposed method.
Keywords
benchmark testing; boundary scan testing; delay circuits; flip-flops; logic design; logic testing; IS- CAS benchmark circuits; hold latch; path delay fault coverage; scan flip-flops testing; scan forest architecture; zero-aliasing test response compactor design; Benchmark testing; Circuit faults; Circuit testing; Content addressable storage; Costs; Delay effects; Fault detection; Flip-flops; Hardware; Latches;
fLanguage
English
Publisher
ieee
Conference_Titel
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location
Beijing
ISSN
1081-7735
Print_ISBN
978-0-7695-2890-8
Type
conf
DOI
10.1109/ATS.2007.20
Filename
4388034
Link To Document